• Medientyp: E-Book; Konferenzbericht
  • Titel: Evolvable Systems: From Biology to Hardware : 8th International Conference, ICES 2008, Prague, Czech Republic, September 21-24, 2008. Proceedings
  • Beteiligte: Hutchison, David [Sonstige Person, Familie und Körperschaft]; Nierstrasz, Oscar [Sonstige Person, Familie und Körperschaft]; Pandu Rangan, C. [Sonstige Person, Familie und Körperschaft]; Sekanina, Lukáš [Sonstige Person, Familie und Körperschaft]; Steffen, Bernhard [Sonstige Person, Familie und Körperschaft]; Sudan, Madhu [Sonstige Person, Familie und Körperschaft]; Terzopoulos, Demetri [Sonstige Person, Familie und Körperschaft]; Tygar, Doug [Sonstige Person, Familie und Körperschaft]; Vardi, Moshe Y. [Sonstige Person, Familie und Körperschaft]; Weikum, Gerhard [Sonstige Person, Familie und Körperschaft]; Haddow, Pauline C. [Sonstige Person, Familie und Körperschaft]; Hornby, Gregory S. [Sonstige Person, Familie und Körperschaft]; Kanade, Takeo [Sonstige Person, Familie und Körperschaft]; Kittler, Josef [Sonstige Person, Familie und Körperschaft]; Kleinberg, Jon [Sonstige Person, Familie und Körperschaft]; Mattern, Friedemann [Sonstige Person, Familie und Körperschaft]; Mitchell, John C. [Sonstige Person, Familie und Körperschaft]; Naor, Moni [Sonstige Person, Familie und Körperschaft]
  • Erschienen: Berlin, Heidelberg: Springer Berlin Heidelberg, 2008
  • Erschienen in: Lecture notes in computer science ; 5216
    Bücher
  • Umfang: Online-Ressource (digital)
  • Sprache: Englisch
  • DOI: 10.1007/978-3-540-85857-7
  • ISBN: 9783540858577
  • Identifikator:
  • RVK-Notation: SS 4800 : Lecture notes in computer science
  • Schlagwörter: Hardwareentwurf > Künstliche Evolution
    Hardwareentwurf > Evolutionärer Algorithmus
    Hardwareentwurf > Biologisches System > Modell
  • Entstehung:
  • Anmerkungen:
  • Beschreibung: Evolution of Analog Circuits -- Unconstrained Evolution of Analogue Computational “QR” Circuit with Oscillating Length Representation -- ISCLEs: Importance Sampled Circuit Learning Ensembles for Trustworthy Analog Circuit Topology Synthesis -- Evolution of Digital Circuits -- A Comparison of Evolvable Hardware Architectures for Classification Tasks -- Hardware Acceleration of an Immune Network Inspired Evolutionary Algorithm for Medical Diagnosis -- A Stepwise Dimension Reduction Approach to Evolutionary Design of Relative Large Combinational Logic Circuits -- Hardware-Software Codesign and Platforms for Adaptive Systems -- Evolutionary Graph Models with Dynamic Topologies on the Ubichip -- A Hardware-Software Design Framework for Distributed Cellular Computing -- Hardware/Software Co-synthesis of Distributed Embedded Systems Using Genetic Programming -- Self-Adaptive Networked Entities for Building Pervasive Computing Architectures -- Best Paper Award Competition -- Cellular Automata-Based Development of Combinational and Polymorphic Circuits: A Comparative Study -- Investigating the Suitability of FPAAs for Evolved Hardware Spiking Neural Networks -- The Segmental-Transmission-Line: Its Design and Prototype Evaluation -- On Evolutionary Synthesis of Linear Transforms in FPGA -- Evolutionary Robotics -- Towards Efficient Evolutionary Design of Autonomous Robots -- Indirect Online Evolution – A Conceptual Framework for Adaptation in Industrial Robotic Systems -- Development -- A Developmental Gene Regulation Network for Constructing Electronic Circuits -- Discovery and Investigation of Inherent Scalability in Developmental Genomes -- Learning General Solutions through Multiple Evaluations during Development -- Real-World Applications -- Evolving MEMS Resonator Designs for Fabrication -- Self-Reconfigurable Mixed-Signal Integrated Circuits Architecture Comprising a Field Programmable Analog Array and a General Purpose Genetic Algorithm IP Core -- Evolutionary Networking -- Proposal for LDPC Code Design System Using Multi-Objective Optimization and FPGA-Based Emulation -- Scalability of a Novel Shifting Balance Theory-Based Optimization Algorithm: A Comparative Study on a Cluster-Based Wireless Sensor Network -- Evolutionary Design of Fault Tolerant Collective Communications -- Evolvable Artificial Neural Networks -- A Cellular Structure for Online Routing of Digital Spiking Neuron Axons and Dendrites on FPGAs -- Bio-inspired Event Coded Configurable Analog Circuit Block -- Dynamics of Firing Patterns in Evolvable Hierarchically Organized Neural Networks -- Transistor-Level Circuit Evolution -- Evolving Variability-Tolerant CMOS Designs -- Transistor-Level Evolution of Digital Circuits Using a Special Circuit Simulator -- Extended Posters -- Optimised State Assignment for FSMs Using Quantum Inspired Evolutionary Algorithm -- Evolvable Hardware: A Tool for Reverse Engineering of Biological Systems -- Coevolution of Neuro-developmental Programs That Play Checkers -- Hippocampus-Inspired Spiking Neural Network on FPGA -- Fault-Tolerant Memory Design and Partitioning Issues in Embryonics -- The Input Pattern Order Problem: Evolution of Combinatorial and Sequential Circuits in Hardware -- Neural Development on the Ubichip by Means of Dynamic Routing Mechanisms -- Short Posters -- The Perplexus Programming Framework: Combining Bio-inspiration and Agent-Oriented Programming for the Simulation of Large Scale Complex Systems -- Quantum Bio-inspired Vision Model on System-on-a-Chip (SoC) -- Evolutionary Meta Compilation: Evolving Programs Using Real World Engineering Tools -- Waveguide Synthesis by Genetic Algorithms with Multiple Crossover -- Parallel Grammatical Evolution for Circuit Optimization -- Self-organization of Bio-inspired Integrated Circuits -- Artificial Creativity in Linguistics Using Evolvable Fuzzy Neural Networks.

    This book constitutes the refereed proceedings of the 8th International Conference on Evolvable Systems, ICES 2008, held in Prague, Czech Republic, in September 2008. The 28 revised full papers and 14 revised poster papers presented were carefully reviewed and selected from 52 submissions. The papers are organized in topical sections on evolution of analog circuits, evolution of digital circuits, hardware-software codesign and platforms for adaptive systems, evolutionary robotics, development, real-world applications, evolutionary networking, evolvable artificial neural networks, and transistor-level circuit evolution.